DE Jobs

Search from over 2 Million Available Jobs, No Extra Steps, No Extra Forms, Just DirectEmployers

Job Information

Intel IP Design Micro-Architect / Lead in Malaysia

Job Description

In Q4 2023, Intel announced PSG will be reported as a separate business unit beginning on January 1, 2024 with ongoing support from Intel. This position is associated to that standalone business strategy and is expected to fully transition to a standalone company at some time in the future.

Altera is Poised To... Become #1FPGA Solutions Provider by offering top to bottom leadership portfolio and delivering End-to-End Solutions from Cloud to Edge.

Gear up for the NEW Altera journey.

Altera FPGAs offer a wide variety of configurable embedded SRAM, high-speed transceivers, high-speed I/Os, logic blocks, and built-in intellectual property (IP). All these combined with the outstanding software tools lower FPGA development time, power, and cost for enabling product differentiation. Differentiation of your product from others is the difference from survival to prosperity.

Configurable FPGAs will require multiple IPs to form a complete system design for different FPGA devices. Thus, the need to have scalable IP architectures, micro-architectures and designs are necessary to optimize the development efficiency.

As the design architect/micro-architect, you get to explore and define the complex IP features for implementation feasibility by working with the stakeholders from both hardware and software domains. You always perform design trade-off to achieve the optimal modularity, scalability and fabric PPU (power, performance and utilization). You review the IP requirements and come up the design implementation strategy for the IP. You implement logic design in Register Transfer Level (RTL) code, carry out logic simulation and apply corrective measures for simulation failures. You also analyze and use lint results to improve design sign-off. Design review and peer review shall be driven by you for quality purpose.

In this position you will work closely with the design verification team in determining the proper validation strategy for the IP, and defining and providing feedback on the hardware validation plans. You also work with post-silicon validation team to resolve silicon level sightings, and drive any paradigm shifts needed in design execution including FPGA development flow and process. As a technical leader you provide technical guidance to junior engineers.

Qualifications

Minimum Qualifications - Bachelor of Science degree or Master of Science degree in Electrical/Electronic Engineering, Computer Engineering or Computer Science. - At least 15 years of experience in designing FPGAs, SoCs or IP blocks. - In depth knowledge of RTL language such as System Verilog, Verilog or VHDL. - In depth knowledge of industry standard tools and methods such as Synopsys VCS, Mentor/Siemens Questasim, Cadence Xcelium, etc. - Excellent technical leadership skills, and a proven ability to work with dynamic schedules

Preferred Qualifications - Knowledge of 5G (O-RAN, eCPRI, Front-Haul Compression, JESD) protocols and usage models. - Knowledge of object-oriented programming in TCL, Java, Python, or some other languages. - Behavioral traits including but not limited to strong communication skills (written and verbal), tolerance of ambiguity, problem solving, teamwork, attention to detail, commitment to task, and quality focus. - Experience with FPGA SW development platform especially on Altera Quartus Pro. - Experience in system interconnect bus such as AXI, AHB, AVMM, etc. - Knowledge in Agile development and familiar with Scrum process.

Inside this Business Group

The Programmable Solutions Group (PSG) was formed from the acquisition of Altera. As part of Intel, PSG will create market-leading programmable logic devices that deliver a wider range of capabilities than customers experience today. Combining Altera's industry-leading FPGA technology and customer support with Intel's world-class semiconductor manufacturing capabilities will enable customers to create the next generation of electronic systems with unmatched performance and power efficiency. PSG takes pride in creating an energetic and dynamic work environment that is driven by ingenuity and innovation. We believe the growth and success of our group is directly linked to the growth and satisfaction of our employees. That is why PSG is committed to a work environment that is flexible and collaborative, and allows our employees to reach their full potential.

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here. (https://jobs.intel.com/en/benefits)

Working Model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

DirectEmployers